<dfn id="is4kg"></dfn>
  • <ul id="is4kg"></ul>
  • <abbr id="is4kg"></abbr>
  • <ul id="is4kg"></ul>
    <bdo id="is4kg"></bdo>

    嵌入式培訓(xùn)

    嵌入式Linux就業(yè)班馬上開課了 詳情點(diǎn)擊這兒

     

    上海報名熱線:021-51875830
    北京報名熱線:010-51292078
    深圳報名熱線:4008699035
    南京報名熱線:4008699035
    武漢報名熱線:027-50767718
    成都報名熱線:4008699035
    廣州報名熱線:4008699035
    西安報名熱線:4008699035

    曙海研發(fā)與生產(chǎn)請參見網(wǎng)址:
    www.shanghai66.cn
    全英文授課課程(Training in English)

      首 頁  手機(jī)閱讀模式   課程介紹 培訓(xùn)報名  企業(yè)培訓(xùn) 付款方式  研發(fā)&生產(chǎn)  產(chǎn)品展示  關(guān)于我們  聯(lián)系我們  承接項(xiàng)目開發(fā)板商城  講師介紹
    嵌入式協(xié)處理器--FPGA
    FPGA項(xiàng)目實(shí)戰(zhàn)系列課程----
    嵌入式OS--4G手機(jī)操作系統(tǒng)
    嵌入式協(xié)處理器--DSP
    手機(jī)/網(wǎng)絡(luò)/動漫游戲開發(fā)
    嵌入式OS-Linux
    嵌入式CPU--ARM
    嵌入式OS--WinCE
    單片機(jī)培訓(xùn)
    嵌入式硬件設(shè)計
    Altium Designer Layout高速硬件設(shè)計
    嵌入式OS--VxWorks
    PowerPC嵌入式系統(tǒng)/編譯器優(yōu)化
    PLC編程/變頻器/數(shù)控/人機(jī)界面 
    開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
    3G手機(jī)軟件測試、硬件測試
    芯片設(shè)計/大規(guī)模集成電路VLSI
    云計算、物聯(lián)網(wǎng)
    開源操作系統(tǒng)Tiny OS開發(fā)
    小型機(jī)系統(tǒng)管理
    其他類
    WEB在線客服
    南京WEB在線客服
    武漢WEB在線客服
    西安WEB在線客服
    廣州WEB在線客服
    QQ號  
    shuhaipeixun
    QQ號  
    1299983702
      雙休日、節(jié)假日及晚上可致電值班電話:021-51875830 值班手機(jī):15921673576/13918613812

    值班QQ:shuhaipeixun

    值班網(wǎng)頁在線客服,點(diǎn)擊交談:
     
    網(wǎng)頁在線客服

     
    曙海產(chǎn)品研發(fā)和生產(chǎn)
    合作伙伴與授權(quán)機(jī)構(gòu)
    現(xiàn)代化的多媒體教室
    郵件列表
     
    曙海動態(tài)
    曙海成功實(shí)施奇瑞汽車單片機(jī)開發(fā)企業(yè)培訓(xùn)[2011-4-8]
    第89期FPGA應(yīng)用設(shè)計高級培訓(xùn)班圓滿結(jié)業(yè)
    [2011-4-3]
    第31期iPhone培訓(xùn)班圓滿結(jié)業(yè)
    [2011-3-28]
    第67期DSP6000系統(tǒng)開發(fā)培訓(xùn)班圓滿結(jié)業(yè)
    [2011-3-25]
     
          SOC芯片設(shè)計系列培訓(xùn)之DFT & Digital IC Testing
       入學(xué)要求

            學(xué)員學(xué)習(xí)本課程應(yīng)具備下列基礎(chǔ)知識:
            ◆ 電路系統(tǒng)的基本概念。

       班級規(guī)模及環(huán)境--熱線:4008699035 手機(jī):15921673576/13918613812( 微信同號)
           為了保證培訓(xùn)效果,增加互動環(huán)節(jié),我們堅持小班授課,每期報名人數(shù)限3到5人,多余人員安排到下一期進(jìn)行。
       上課時間和地點(diǎn)
    上課地點(diǎn):【上!浚和瑵(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道) 【沈陽分部】:沈陽理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協(xié)同大廈
    近開課時間(周末班/連續(xù)班/晚班)
    DFT培訓(xùn)班:2025年7月14日..用心服務(wù)..........--即將開課--............................
       實(shí)驗(yàn)設(shè)備
         ☆資深工程師授課

            ◆外地學(xué)員:代理安排食宿(需提前預(yù)定)
            ☆注重質(zhì)量
            ☆邊講邊練

            ☆合格學(xué)員免費(fèi)推薦工作

            

            專注高端培訓(xùn)17年,曙海提供的課程得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
            得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

            ★實(shí)驗(yàn)設(shè)備請點(diǎn)擊這兒查看★
       曙 海 新 優(yōu) 惠
           ◆在讀學(xué)生憑學(xué)生證,可優(yōu)惠500元。
       .質(zhì).量.保.障.

            1、培訓(xùn)過程中,如有部分內(nèi)容理解不透或消化不好,可免費(fèi)在以后培訓(xùn)班中重聽;
            2、培訓(xùn)結(jié)束后免費(fèi)提供半年的技術(shù)支持,充分保證培訓(xùn)后出效果;
            3、培訓(xùn)合格學(xué)員可享受免費(fèi)推薦就業(yè)機(jī)會。 。專注高端培訓(xùn)17年,曙海提供的課程得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

              SOC芯片設(shè)計系列培訓(xùn)之DFT & Digital IC Testing
    • Outlines

      Testing Components: That’s All You Have To Do In Testing

      Briefly speaking, they consist of internal tests, which are normally DFT oriented, functional tests, parametric tests and environment tests. This section is going to talk about what they are and how they impact your testing life.

      ATE & IC Testing: Too Expensive to Ignore It

      What cause ATEs expensive are the precision, speed, memory, channels and integration of digital and analog test functionalities. What do the ATE specs mean to you? Topics include waveforms, strobes, PMU, cost estimation, breakeven point calculation, etc. How they associate with IC testing. Availability and specifications of ATEs limit your design flow, test strategy and time-to-market.

      Trend in ATE: structural tester, low cost tester. What they do and how they reduce your cost.

      Traditional Testing: More Challenges And Expensive

      Event driven and cycle based tests. How people develop the functional patterns for digital IC: verilog testbench to VCD. Advantages and disadvantages of functional tests. ATEs and functional tests. What are parametric tests? Open/short tests. IDD Test. Output voltage testing. Input leakage testing, Tristate leakage test. Wafer sorting. Testing Pies (overlap of different type of patterns detecting faults).

      Test Economics: My Managers’ Jobs
      Moore’s cycle. Test preparation (DFT logics, test-related silicon., pattern generation, pattern simulation, and tester program generation). Test execution (DUT card design, probe cards, temperature generator, handler, drier, production test time, IC debugging, ATE cost). Test escape cost. Defect level (Yield loss vs Test coverage). Diagnosis, Failure analysis. Cost of failure at different stages. Time-to-market, time-to-yield.

      Test cycle (test time) calculation.
      Test economics drives DFT technology, low cost DFT oriented tester and standard test program.

      DFT Technology

       

      --Scan and Faults: Cornerstone Of DFT technology
      Common scan types. Scan variations. How scan work? Scan in ATPG. Scan in BIST. Scan in Boundary scan. DC scan, AC scan (LOS, LOC). How defects are modeled? Fault types.

      --Test Synthesis: Key To High Test Coverage And Design Penalty
      Scan insertion. Partial scan, full scan. Scan assembly, chain balance, lockup latch placement. Dealing with the multiple phase clocks. Bottom up and top down test synthesis. How to deal with multiple types of scan cells. Test Synthesis rules.

      -- DRC rules: The Bridges To Success
      Clock rules, bus (bidi) rules, AVI rules, data traction rules, memory test rules, scan tracing rules.

      --ATPG and Pattern generation: Let Machine Do It??
      ATPG algorithm. Procedures. True beauty of fault simulation. How to fault simulation functional patterns in ATPG? Bus contention in pattern generation. Abort limit. Sequential ATPG.

      Pre-shift, post-shift, end-measurement. Strobe edges: where do I put them (give out an example)
      Fault collapsing. Why ATPG untestable, why DI, UU, TI, BL, RE etc. What’s the atpg? effectiveness? What’s the test coverage and fault coverage? How do you calculate the test coverage? How to increase the test coverage? On chip PLL testing (new method in ac scan). Z masking, padding. Scan cell mask, outputs mask in transition faults.

      --BIST: Pros And Cons
      Memory faults. Memory testing methods. Embedded memory testing, at-speed memory testing. Logic BIST structural, the benefits and the penalty. LBIST flow: phase shift, PRPG, MISR, x-bounding. At-speed logic BIST. ATPG top-up in logic BIST design.

      --Boundary Scan: Don’t Think It’s Too Simple
      Structure of Boundary scan. Can control Memory BIST, LBIST, ATPG (state machine analysis plus an example). Can do board testing (JTAG technology, Asset International). An example on atpg through boundary scan.

      --Pattern Optimization and Technology: Great Area to Hammer DFT
      Pattern compression during ATPG. Pattern ordering. EDT technology, DBIST, XDBIST (deterministic BIST). Macro pattern, fault simulation. Transition pattern generation to iddq pattern generation.

       

      --Diagnosis: Did I Really Do Something Wrong?
      Scan logs. How many failed patterns you need to do diagnosis? What does the values mean in fault simulation and good simulation values. Memory BIST diagnosis. LBIST diagnosis: the difficult thing. How to correlate the pattern with signature?

      --IDDQ pattern generation and Analysis: This Is Analog!?
      IDDQ analysis. How leakage current estimated. Pull up, pull down in IDDQ pattern generation. Tristate in iddq pattern generation. How to efficiently generate IDDQ pattern. Delta IDDQ. Delta IDDQ in wafer sorting.

      --DFT flows: Yes, That’s Where I Am Now
      a) SOC test: directly test big memory through MBIST, macro test embedded small memory, black box analog module, ATPG, pattern simulation, mismatch debugging, diagnosis.
      b)Full scan.
      c) Multiple identical module testing: pin sharing; xor scanouts (aliasing)
      d) Fault simulating functional pattern, ATPG.
      e) LSSD design flow.
      f) MBIST flow
      g) LBIST flow

      IEEE Testing Standards and EDA Tools: Do They Matter to Me?
      Why each tester has its own hardware language?
      IEEE 1450.1 STIL: the new trend in test language. Structure, waveform definition. (an atpg with boundary scan example)
      IEEE 1450.6 CTL

      Engineering IC Debugging: DFT Engineers Hate It
      DC conductivity. Chain tests: diagonal chain pattern. Edge adjustments. Timing factor. DC, scan debugging. AC scan debugging. IDDQ debugging. Shmooing, strobe, clock edge, power supply setup. Two dimension shmooing. Three dimension shmooing. Clock dependency. Flaky results (an example scan chain debugging). Power on order. Probe clk, probe scan-enable. Setting up trigger. Calibration. Pattern qualification, verification.

      PAN-PAC TECHNOLOGY is a consulting oriented Hi-Tech company based at Portland, Oregon, USA, the 3rd largest semiconductor center in USA. Its focused area is for IC testing consulting, ATE analysis, Formal Verification consulting, analog design consulting etc.

       

     

    節(jié)假日、雙休日及晚上可致電值班電話:021-51875830
    值班手機(jī):15921673576/13918613812


    備案號:滬ICP備08026168號

    .(2012年12月17日........,,,...........................................)...............................................................
    在線客服