国产剧情视频在线观看-国产剧情麻豆女教师在线观看-国产剧情精品在线观看-国产剧情精品-国产剧情91-国产玖玖在线观看

嵌入式培訓

嵌入式Linux就業班馬上開課了 詳情點擊這兒

 

上海報名熱線:021-51875830
北京報名熱線:010-51292078
深圳報名熱線:4008699035
南京報名熱線:4008699035
武漢報名熱線:027-50767718
成都報名熱線:4008699035
廣州報名熱線:4008699035
西安報名熱線:4008699035

曙海研發與生產請參見網址:
www.shanghai66.cn
全英文授課課程(Training in English)

  首 頁  手機閱讀模式   課程介紹 培訓報名  企業培訓 付款方式  研發&生產  產品展示  關于我們  聯系我們  承接項目開發板商城  講師介紹
嵌入式協處理器--FPGA
FPGA項目實戰系列課程----
嵌入式OS--4G手機操作系統
嵌入式協處理器--DSP
手機/網絡/動漫游戲開發
嵌入式OS-Linux
嵌入式CPU--ARM
嵌入式OS--WinCE
單片機培訓
嵌入式硬件設計
Altium Designer Layout高速硬件設計
嵌入式OS--VxWorks
PowerPC嵌入式系統/編譯器優化
PLC編程/變頻器/數控/人機界面 
開發語言/數據庫/軟硬件測試
3G手機軟件測試、硬件測試
芯片設計/大規模集成電路VLSI
云計算、物聯網
開源操作系統Tiny OS開發
小型機系統管理
其他類
WEB在線客服
南京WEB在線客服
武漢WEB在線客服
西安WEB在線客服
廣州WEB在線客服
QQ號  
shuhaipeixun
QQ號  
1299983702
  雙休日、節假日及晚上可致電值班電話:021-51875830 值班手機:15921673576/13918613812

值班QQ:shuhaipeixun

值班網頁在線客服,點擊交談:
 
網頁在線客服

 
曙海產品研發和生產
合作伙伴與授權機構
現代化的多媒體教室
郵件列表
 
曙海動態
曙海成功實施奇瑞汽車單片機開發企業培訓[2011-4-8]
第89期FPGA應用設計高級培訓班圓滿結業
[2011-4-3]
第31期iPhone培訓班圓滿結業
[2011-3-28]
第67期DSP6000系統開發培訓班圓滿結業
[2011-3-25]
 
      Synopsys Formality 培訓班
   入學要求

        學員學習本課程應具備下列基礎知識:
        ◆ 電路系統的基本概念。

   班級規模及環境--熱線:4008699035 手機:15921673576/13918613812( 微信同號)
       為了保證培訓效果,增加互動環節,我們堅持小班授課,每期報名人數限3到5人,多余人員安排到下一期進行。
   上課時間和地點
上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
近開課時間(周末班/連續班/晚班)
Synopsys Formality 培訓班:2025年7月14日..用心服務..........--即將開課--............................
   實驗設備
     ☆資深工程師授課

        ◆外地學員:代理安排食宿(需提前預定)
        ☆注重質量
        ☆邊講邊練

        ☆合格學員免費推薦工作

        

        專注高端培訓17年,曙海提供的課程得到本行業的廣泛認可,學員的能力
        得到大家的認同,受到用人單位的廣泛贊譽。

        ★實驗設備請點擊這兒查看★
   曙 海 新 優 惠
       ◆在讀學生憑學生證,可優惠500元。
   .質.量.保.障.

        1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
        2、培訓結束后免費提供半年的技術支持,充分保證培訓后出效果;
        3、培訓合格學員可享受免費推薦就業機會。 。專注高端培訓17年,曙海提供的課程得到本行業的廣泛認可,學員的能力得到大家的認同,受到用人單位的廣泛贊譽。

       Synopsys 軟件培訓班(上)
 
第一階段 Synopsys Formality
本課程可幫助IC工程師進一步全面系統地理解IC設計概念與方法。培訓將采用Synopsys公司相關領域的培訓教材,培訓方式以講課和實驗穿插進行。
Overview
This eight-day workshop covers, via lecture and lab, the basics of formal verification. On the first day, students will apply a formal verification flow for:
  • Verifying a design
  • Debugging a failed design
On the second day, students will apply an extended flow in order to:
  • Optimize Formality for common hardware design transformations
  • Increase debugging capability through techniques such as pattern analysis
  • Maximize verification performance
Objectives
At the end of this workshop the student should be able to:
  • Describe where Formality fits in the design flow
  • Read a reference design and the libraries for that design into Formality
  • Read a revised design and the libraries for that design into Formality
  • Set up for verification interactively and with scripts
  • Handle common design transformations for easiest verification
  • Guide Formality in matching names between two designs
  • Verify that two designs are equivalent
  • Debug designs proven not to be equivalent
  • Optimize reads, compare point matching and verification
Audience Profile
Design or Verification engineers who understand traditional functional verification methods, and who want to perform verification more quickly, without using vectors.
Prerequisites
Knowledge of digital logic.
Course Outline
第一部分
  • Introduction
  • Controlling Formality
  • Setting up and running Formality
  • Debugging designs proved not equivalent
第二部分
  • Design transformations and their effect on equivalence checking
  • Advanced debugging
  • Maximizing performance
第二階段 Synopsys Prime Time 1
Overview
This workshop shows you how to maximize your productivity when using PrimeTime. You will validate and enhance run scripts, quickly identify and debug your design violations by generating and interpreting timing reports, remove pessimism with path-based analysis, and generate ECO fixing guidance to downstream tools.
Topics include:
  • Preparing for STA on your design, including investigating and analyzing the clocks that dictate STA results
  • Validating inherited PrimeTime run scripts
  • Leveraging the latest PrimeTime best practices to create new run scripts
  • Identifying opportunities to improve run time
  • Performing static timing analysis
  • Providing ECO fixing guidance to downstream tools
Objectives
At the end of this workshop the student should be able to:
  • Interpret the essential details in a timing report for setup and hold, recovery and removal, and clock-gating setup and hold
  • Generate timing reports for specific paths and with specific details
  • Generate summary reports of the design violations organized by clock, slack, or by timing check
  • Validate, confirm, debug, enhance, and execute a PrimeTime run script
  • Create a PrimeTime run script based on seed scripts from the RMgen utility
  • Identify opportunities to improve run time
  • Create a saved session and subsequently restore the saved session
  • Identify the clocks, where they are defined, and which ones interact on an unfamiliar design
  • Reduce pessimism using path-based analysis
  • Use both a broad automatic flow for fixing setup and hold violations and a manual flow for tackling individual problem paths.
Audience Profile
Design or verification engineers who perform STA using PrimeTime.
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • A basic understanding of digital IC design
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Does your design meet timing?
  • Objects, Attributes, Collections
  • Constraints in a timing report
  • Timing arcs in a timing report
  • Control which paths are reported
第二部分
  • Summary Reports
  • Create a setup file and run script
  • Getting to know your clocks
  • Analysis types and back annotation
第三部分
  • Additional checks and constraints
  • Path-Based Analysis and ECO Flow
  • Emerging Technologies and Conclusion
 
第三階段 Synopsys Prime Time 2
PrimeTime: Debugging Constraints
Overview
This workshop addresses the most time-consuming part of static timing analysis: debugging constraints. The workshop provides a method to identify potential timing problems, identify the cause, and determine the effects of these problems. Armed with this information, students will now be able to confirm that constraints are correct or, if incorrect, will have sufficient information to correct the problem.
Incorrect STA constraints must be identified because they obscure real timing violations and can cause two problems: either the real violations are missed and not reported or violations are reported that are not real, making it difficult to find the real violations hidden among them.
Objectives
At the end of this workshop the student should be able to:
  • Pinpoint the cause and determine the effects of check_timing and report_analysis_coverage warnings
  • Execute seven PrimeTime commands and two custom procedures to trace from the warning to the cause and explore objects in that path
  • Systematically debug scripts to eliminate obvious problems using PrimeTime
  • Independently and fully utilize check_timing and report_analysis_coverage to flag remaining constraint problems
  • Identify key pieces of a timing report for debugging final constraint problems
Audience Profile
Design or Verification engineers who perform STA using PrimeTime
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • Have taken PrimeTime 1
OR
Possess equivalent knowledge with PrimeTime including:
  • Script writing using Tcl
  • Reading and linking a design
  • Writing block constraints
  • Generating and interpreting timing reports using report_timing and report_constraint commands
Course Outline
Unit 1: Tools of the Trade
  • Lab 1 A Guided Tour of the Tools of the Trade
  • Lab 2 Choose the Correct Command and Apply It
Unit 2: Complete Qualification of PrimeTime Inputs
  • Lab 3 Find and Debug Potential Constraint Problems
第四階段 TetraMAX 1
Overview
?????? In this two-day workshop, you will learn how use TetraMAX? the Synopsys ATPG Tool, to perform the following tasks:
  • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
  • Describe the test protocol and test pattern timing using STIL
  • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
  • Troubleshoot fault coverage problems
  • Save and validate test patterns
  • Troubleshoot simulation failures
  • Diagnose failures on the ATE
This workshop includes an overview of the fundamentals of manufacturing test, including:
  • What is manufacturing test?
  • Why perform manufacturing test?
  • What is a stuck-at fault?
  • What is a scan chain?
?????? This workshop also includes an overview of the Adaptive Scan and Power-Aware APTG features in TetraMAX?
Objectives
At the end of this workshop the student should be able to:
  • Incorporate TetraMAX?ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
  • Create a STIL Test Protocol File for a design by using Quick STIL menus or commands, DFT Compiler, or from scratch
  • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
  • Describe when and how to use at least three options to increase test coverage and/or decrease the number of required test patterns
  • Save test patterns in a proper format for simulation and transfer to an ATE
  • Validate test patterns using Verilog Direct Pattern Validation or MAX Testbench
  • Use TetraMAX diagnosis features to analyze failures on the ATE
Audience Profile
?????? ASIC, ASIC, SoC, or Test Engineers who perform ATPG at the Chip or SoC level
Prerequisites
?????? To benefit the most from the material presented in this workshop, students should have taken the DFT Compiler 1 workshop or possess equivalent knowledge with DFT Compiler and fundamentals of manufacturing test including:
  • Understanding of the differences between manufacturing and design verification testing
  • Stuck-at fault model
  • Internal and boundary scan chains
  • Scan shift and capture violations
  • Major scan design-for-test rules concerning flip-flops, latches, and bi-directional/tri-state drivers
  • Understanding of digital IC logic design
  • Working knowledge of Verilog or VHDL language
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Introduction to ATPG Test
  • Building ATPG Models
  • Running DRC
  • Controlling ATPG
第二部分
  • Minimizing ATPG Patterns
  • Writing ATPG Patterns
  • Pattern Validation
  • Diagnosis
  • Conclusion
第五階段 TetraMAX 2: DSMTest ATPG
TetraMAX 2: DSMTest ATPG
Overview
This workshop discusses at-speed faults and how to use TetraMAX for at-speed test. Topics include description, recommendation, and scripts of transition, small-delay defect, and path-delay fault model ATPG. Also covered are the Onchip Clock Controller (OCC) flow, which leverages the PLL fast clocks, and using PrimeTime to generate the necessary data for at-speed test.
Hands-on labs follow each training module, allowing you to apply the skills learned in lecture. Labs include: using PrimeTime to generate the necessary files for at-speed ATPG; generating the patterns for different fault models in Tetramax; and, finally, using VCS for simulating the patterns generated.
Objectives
At the end of this workshop the student should be able to:
  • Describe the need for At-Speed testing
  • List the At-Speed fault models available
  • Describe the two launch techniques for at-speed faults
  • Successfully edit a stuck-at SPF file to suit at-speed fault model
  • Define the timing exceptions
  • Automate the process of script generation for TetraMAX, using PrimeTime. This script will take care of the false and multi-cycle paths
  • Modify a given stuck-at fault model script to run for an at-speed fault model
  • State the steps required to merge transition and stuck-at fault patterns to reduce the overall patterns
  • Automatically create scripts that can be used in PrimeTime to perform test mode STA
  • Describe the SDD flow
  • Describe the flow needed to successfully use the PLL present in your design to give the at-speed clock during capture mode
  • State the steps needed to perform path-delay ATPG
  • Understand the fault classification in path-delay ATPG
Audience Profile
Engineers who use ATPG tools to generate patterns for different fault models.
Prerequisites
To benefit the most from the material presented in this workshop, you should: A. Have taken the TetraMAX 1 workshop. OR B. Possess knowledge in the following areas:
  • Scan Architecture and ATPG
  • Stuck-At fault model ATPG with TetraMAX
  • SPF file
Course Outline
Module 1
  • Introduction of At-Speed defects
  • Source of Test Escapes and chip failure
  • Requirements for At-Speed testing
  • Popular fault models for At-Speed testing
Module 2
  • Transition Fault model
  • Path Delay Fault model
  • At-Speed Fault Detection Method
  • Techniques to Launch and Capture a Fault
Module 3
  • STIL file
  • Modifications to STIL file for At-Speed testing
  • Generic Capture Procedures
Module 4
  • Timing Exceptions
  • Automated Way to Generate Timing Exceptions form PrimeTime
Module 5
  • TetraMAX Scripts for Transition ATPG
  • Design Guidelines
  • Flow Considerations and Requirements
  • Pattern Merging
  • Automated way to generate the scripts for PrimeTime to perform testmode STA
Module 6
  • What is a Small Delay Defect ATPG
  • How to use PrimeTime to Generate the Slack Data
  • ATPG Flow in TetraMAX
Module 7
  • Requirement of PLL for At-speed faults
  • The various clocks in PLL flow
  • Use QuickSTIL to generate the SPF
Module 8
  • TetraMAX scripts for Path Delay ATPG
  • Fault Classification for Path Delay Faults
  • Generating Paths for TetraMAX Using PrimeTime
  • Reconvergence Paths
  • Hazard Simulation
Module 9
  • Conclusion
  • Topics Covered
  • Fault model and Features of TetraMAX
  • Solvnet Resources
 

節假日、雙休日及晚上可致電值班電話:021-51875830
值班手機:15921673576/13918613812


備案號:滬ICP備08026168號

.(2012年12月17日........,,,...........................................)...............................................................
在線客服
国产剧情视频在线观看-国产剧情麻豆女教师在线观看-国产剧情精品在线观看-国产剧情精品-国产剧情91-国产玖玖在线观看
<dfn id="is4kg"></dfn>
  • <ul id="is4kg"></ul>
  • <abbr id="is4kg"></abbr>
  • <ul id="is4kg"></ul>
    <bdo id="is4kg"></bdo>
    亚洲乱码国产乱码精品精98午夜| 午夜久久一区| 国产日韩欧美亚洲一区| 欧美日韩国产麻豆| 欧美极品在线播放| 欧美国产精品中文字幕| 欧美成人三级在线| 欧美成人a视频| 欧美成人免费播放| 蜜桃精品一区二区三区| 美女久久一区| 欧美丰满少妇xxxbbb| 欧美成人免费一级人片100| 老鸭窝91久久精品色噜噜导演| 久久精品一二三| 久久久五月天| 农村妇女精品| 欧美精品999| 欧美日韩中文| 国产精品欧美日韩一区| 国产精品人人做人人爽| 国产九九精品| 影音先锋亚洲电影| 亚洲激情视频| 一本色道久久加勒比88综合| 亚洲视频免费在线| 亚洲欧美日韩精品久久久久| 午夜综合激情| 久久久久久久网| 蜜桃av噜噜一区| 欧美激情一区二区三区蜜桃视频| 欧美日韩卡一卡二| 国产精品久久久久久妇女6080 | 一本色道久久综合亚洲精品小说| 一区二区三区高清| 欧美一区二区三区在线免费观看 | 国产欧美日韩视频一区二区| 国产一区二区三区黄| 亚洲成在人线av| 一区二区三区成人| 性欧美长视频| 欧美mv日韩mv国产网站app| 欧美理论电影网| 国产精品一二| 亚洲高清视频在线观看| 这里只有视频精品| 久久久久久久久久久久久9999| 欧美大片在线观看一区二区| 国产精品久久久久影院色老大| 国产精品海角社区在线观看| 国内精品美女在线观看| 亚洲精品在线视频观看| 香蕉久久久久久久av网站| 久久人人97超碰国产公开结果 | 亚洲欧美卡通另类91av| 久久亚洲视频| 欧美日韩在线电影| 狠狠色香婷婷久久亚洲精品| 99这里有精品| 久久久久这里只有精品| 欧美日韩一区二区视频在线| 国模精品娜娜一二三区| 一区二区成人精品| 久久免费视频一区| 国产精品多人| 亚洲国产精品成人综合色在线婷婷| 亚洲视频在线一区观看| 久久一区免费| 国产精品视频自拍| 亚洲精品1区2区| 久久不射2019中文字幕| 欧美三日本三级少妇三2023 | 欧美精品自拍偷拍动漫精品| 国产欧美精品xxxx另类| 亚洲蜜桃精久久久久久久| 久久精品一区二区三区不卡| 欧美午夜精品久久久久久孕妇| 在线观看中文字幕亚洲| 亚洲欧美久久久| 欧美日韩精品免费在线观看视频 | 18成人免费观看视频| 亚洲欧美日本国产有色| 欧美日本韩国在线| 在线观看欧美一区| 欧美在线视频免费播放| 国产精品久久国产精品99gif| 亚洲国产婷婷综合在线精品 | 欧美三级电影网| 亚洲韩国青草视频| 久久久91精品国产一区二区三区| 国产精品成人一区| 日韩视频永久免费观看| 美女主播一区| 黑人一区二区| 欧美一区二区三区男人的天堂| 欧美日韩在线一区二区三区| 亚洲精品午夜精品| 男人的天堂成人在线| 国内精品免费在线观看| 篠田优中文在线播放第一区| 国产精品99一区二区| 亚洲免费成人av| 欧美成人一区二区三区在线观看| 国精产品99永久一区一区| 性欧美大战久久久久久久免费观看 | 欧美精品色综合| 亚洲第一区中文99精品| 久久久99爱| 国产综合香蕉五月婷在线| 欧美在线视频免费播放| 国产欧美日韩精品丝袜高跟鞋| 亚洲一区二区三区在线| 欧美色区777第一页| 99re国产精品| 欧美另类视频| 99国产精品久久久| 欧美日韩国产在线看| 亚洲精品一级| 欧美人与性动交cc0o| 日韩视频精品在线观看| 欧美理论电影在线观看| 日韩视频免费看| 欧美日韩国产一区二区三区地区| 日韩视频久久| 欧美午夜免费影院| 亚洲欧美激情视频| 国产精品影院在线观看| 西西人体一区二区| 国产一区二区高清| 久久不射中文字幕| 精品va天堂亚洲国产| 蜜桃av综合| 亚洲精选中文字幕| 欧美视频在线观看一区二区| 亚洲资源在线观看| 国产一区二区三区黄视频| 久久精品99国产精品酒店日本| 国产亚洲欧美一区在线观看| 久久精品国产视频| 在线欧美一区| 欧美日韩ab| 亚洲永久精品国产| 国产主播一区二区三区四区| 久久久久久久一区二区| 亚洲国产欧美一区二区三区同亚洲| 欧美久久久久中文字幕| 中文一区字幕| 国产区精品视频| 久久久久免费视频| 亚洲激情在线观看| 国产精品国产自产拍高清av王其| 欧美一区二区三区精品| 曰本成人黄色| 欧美人与禽猛交乱配视频| 亚洲一区二区三区中文字幕| 国产亚洲综合在线| 欧美jizzhd精品欧美巨大免费| 国产精品视频一二三| 久久久久成人精品| 亚洲欧洲在线一区| 国产精品大片| 久久久精品久久久久| 亚洲七七久久综合桃花剧情介绍| 欧美少妇一区| 久久超碰97人人做人人爱| 亚洲黄色毛片| 国产精品女同互慰在线看| 裸体一区二区| 亚洲天堂久久| 亚洲成在人线av| 国产精品免费福利| 欧美成人一品| 欧美一区二区在线免费观看| 亚洲娇小video精品| 国产精品视频专区| 欧美精品亚洲一区二区在线播放| 午夜精品久久久久久久| 亚洲国产日韩综合一区| 国产精品日韩久久久| 欧美成人免费网| 羞羞答答国产精品www一本| 亚洲激情在线观看视频免费| 国产性天天综合网| 欧美日韩一区不卡| 嫩草伊人久久精品少妇av杨幂| 亚洲一区二区精品| 亚洲高清网站| 国产区亚洲区欧美区| 欧美理论片在线观看| 欧美综合二区| 亚洲视频一二| 亚洲人成人一区二区三区| 国产日韩欧美精品在线| 欧美久久综合| 美女主播精品视频一二三四| 亚洲欧美在线另类| 在线观看91久久久久久| 国产精品麻豆va在线播放| 欧美福利电影网| 久久午夜精品一区二区|